

# Introduction to Analog Integrated Circuit Design

Fall 2023

# Current Source and Biasing

Yung-Hui Chung

MSIC Lab

DECE, NTUST



#### **Current Sources**



- Current sources are widely used in analog circuits
- By now, current source is not considered in the small-signal model of analog circuits
- But, we have seen its effect on CMRR

$$CMRR = \left| \frac{A_{DM}}{A_{CM-DM}} \right|$$

$$CMRR = \frac{g_{m1} + g_{m2} + 4g_{m1}g_{m2}R_{SS}}{2\Delta g_m}$$

$$\approx \frac{g_m}{\Delta g_m} (1 + 2g_m R_{SS})$$

#### **Current Sources**





$$I_{out} pprox rac{1}{2} \mu_n C_{ox} rac{W}{L} \left( rac{R_2}{R_1 + R_2} V_{DD} - V_{TH} 
ight)^2$$

- •Some questions about the bias voltage:
  - •How to get a stable current source?
  - •How to define "stable"?
    - •By PVT\* variations, V<sub>TH</sub> can have 50mV variation



Current mirror is a good way, but ....

Q: Using voltage or current to transfer the current?

\*PVT: Process, Voltage and Temperature

#### **Current Sources**





$$I_{REF} = \frac{1}{2} \mu_n C_{ox} \left(\frac{W}{L}\right)_1 (V_{GS} - V_{TH})^2$$

$$I_{out} = \frac{1}{2} \mu_n C_{ox} \left(\frac{W}{L}\right)_2 (V_{GS} - V_{TH})^2$$

$$I_{out} = \frac{(W/L)_2}{(W/L)_1} I_{REF} \quad \text{(but ...)}$$

### Bias of a Diff-Amp



# V<sub>DS</sub> Dependence



The second rule: V<sub>DS</sub>-dependent



Comment: To avoid long current mirror chain (1=>2=>4=>8)!!

#### Current Multiplication and Division





- Transistors with same dimension (積木的概念)
- Similar V<sub>DS</sub> (相同的操作環境)
- Mismatch issue (chapter 14) ⇒1112\_AIC2
- Layout issue (chapter 19) ⇒1112\_IC Layout Practice
  - Same current direction
  - Common-centroid layout



- How to get a precise current multiplication?
  - Design Concept (channel length, V<sub>GS</sub> and V<sub>DS</sub>)
  - Layout Concept (Physical errors by layout)
  - Manufacture Concept (design for manufacture, DFM)







V<sub>Y</sub>=? Drawbacks?

Q: Why using R<sub>1</sub>?







V<sub>b</sub> is a bias voltage which is needed to bias M3 properly!!





#### Another way: using a feedback loop



- If cascode current source is not allowed, the feedback loop also helps to improve the output resistance
- But, Vx is not low enough. Why?

## Operational Transductance Amplifier





(There is another way to conduct this. In textbook, page 147)



The five-transistor OTA is also called a differential pair with active load



# Analysis of OTA: DC gain



## Analysis of OTA: DC gain





### Exact Analysis: DC gain





(in the textbook, page 154)

$$|A_v| = g_{m1}(r_{O1}||r_{O4}) \frac{2g_{m4}r_{O4} + 1}{2(g_{m4}r_{O4} + 1)}$$

#### Improvement of OTA



- The above schematic shows an imbalance
- $M_3$  is diode-connected,  $V_{DS3} = V_{GS3} \neq V_{DS4}$
- Add R<sub>1</sub> between nodes F and G to decouple V<sub>DS3</sub> and V<sub>GS3</sub>
- Is " $V_{DS3} \neq V_{DS4}$ " a big issue? The answer is "No", but ...

## CMRR of OTA (No Mismatch)







CMRR = 
$$\left| \frac{A_{DM}}{A_{CM}} \right|$$
  
=  $g_{m1,2}(r_{O1,2} || r_{O3,4}) \frac{g_{m3,4}(1 + 2g_{m1,2}R_{SS})}{g_{m1,2}}$   
=  $(1 + 2g_{m1,2}R_{SS})g_{m3,4}(r_{O1,2} || r_{O3,4})$ 

$$A_{CM} = \frac{\frac{1}{\Delta V_{in,CM}}}{\frac{1}{2g_{m3,4}} \left\| \frac{r_{O3,4}}{2} - \frac{1}{2g_{m3,4}} \right\|^{2}}$$

$$= \frac{-1}{1 + 2g_{m1,2}R_{SS}} \frac{g_{m3,4}}{g_{m3,4}}$$

# CMRR of OTA $-g_m$ Mismatch







$$\Delta I_{D1} = g_{m1}(\Delta V_{in,CM} - \Delta V_P)$$

$$= \frac{\Delta V_{in,CM}}{R_{SS} + \frac{1}{g_{m1} + g_{m2}}} \frac{g_{m1}}{g_{m1} + g_{m2}}$$

$$\Delta I_{D2} = g_{m2}(\Delta V_{in,CM} - \Delta V_P)$$

$$= \frac{\Delta V_{in,CM}}{R_{SS} + \frac{1}{g_{m1} + g_{m2}}} \frac{g_{m2}}{g_{m1} + g_{m2}}$$

$$\Delta I_{out} = \Delta I_{D4} - \Delta I_{D2} \approx \Delta I_{D1} - \Delta I_{D2}$$

$$\Delta I_{out} = \frac{\Delta V_{in,CM}}{1 + 2g_m R_{SS}} (g_{m1} - g_{m2})$$
$$= \frac{\Delta g_m}{1 + 2g_m R_{SS}} \Delta V_{in,CM}$$

$$\Delta V_{out} = \Delta I_{out} R_{out}$$

$$\begin{split} A_{CM} &= \frac{\Delta V_{out}}{\Delta V_{in,CM}} = \frac{\Delta g_m R_{out}}{1 + 2g_m R_{SS}} \\ \text{CMRR} &= \left|\frac{A_{DM}}{A_{CM}}\right| = \frac{g_m}{\Delta g_m} (1 + 2g_m R_{SS}) \end{split}$$

# CMRR of OTA $-g_m$ Mismatch







#### Common-Mode Errors

#### Check anything by their definitions

#### Single-ended output



$$A_{CM} = \frac{-1}{1 + 2g_{m1,2}R_{SS}} \frac{g_{m1,2}}{g_{m3,4}}$$

#### Differential output



No errors on Vout (= Vop-Von)

### **Supply Noise**



$$\Delta V_F \approx \Delta V_{DD}$$
  $A_{CM} \approx 1$ 

$$A_{CM} \approx 1$$

$$\Delta V_X = \Delta V_Y$$

$$A_{CM} \approx 0$$
 (if)

$$\Delta V_X = \Delta V_Y$$
  $\Delta V_X = \Delta V_Y \approx \Delta V_{DD}$ 

if all  $r_0$  are much higher

## Biasing Techniques



- Common-Source Biasing
- Common-Gate Biasing
- Source Follower Biasing
- Differential Pair Biasing

#### **CS** Biasing



### **CS** Biasing



If  $(W/L)_C$  is large,  $V_{GS,C} \approx V_{TH}$ , producing a high resistance in  $M_R$ . Using a long-channel model, you can prove that, in strong inversion,

$$R_{on,R} = \frac{(W/L)_C}{(W/L)_R} \frac{1}{g_{m,C}}$$

The proof is assigned as HW4.1

### CS Stage with Current-Source Load



- If the copied currents in Fig. 5.45(b),  $I_{D1}$  and  $I_{D2}$ , are not exactly equal, each transistor wants to impose its own current. But, ...
- But, if  $I_{D1} \neq I_{D2}$
- Therefore, self-biasing in Fig. 5.45(c) is necessary!!
- $R_G$  introduce a large area cost and  $1/(2\pi R_G C_G)$  is less than the lowest signal frequency of interest (Vout's ac term does not affect the bias!!)

## CS Stage with Current-Source Load





Q1: For (b) and (c),  $A_V = ?$ 

Q2: Why using I<sub>G</sub>?

## Complementary CS Stage





 $V_{DD}$   $V_{1}$   $V_{1}$   $V_{1}$   $V_{1}$   $V_{2}$   $V_{3}$   $V_{4}$   $V_{5}$   $V_{6}$   $V_{1}$   $V_{1}$   $V_{1}$   $V_{2}$   $V_{3}$   $V_{4}$   $V_{5}$   $V_{5}$   $V_{6}$   $V_{7}$   $V_{$ 

A worse amplifier

A self-biased amplifier

An amplifier with constant current

An amplifier with constant current and input isolation

$$\frac{1}{C_1 \omega_{min}} \ll \frac{1}{g_{m2}}$$

O How to define these node voltages?

## **Common-Gate Biasing**



- R<sub>s</sub> has input attenuation
- Why R<sub>B</sub>?

To remove the input attenuation and a good current mirror

$$\frac{V_X}{V_{in}} = \frac{\frac{1}{g_{m1} + g_{mb1}} || R_S}{\frac{1}{g_{m1} + g_{mb1}} || R_S + R_1}$$

## Source Follower Biasing







#### Example 5.15





### Differential Pair Biasing





The first stage gain limits ...

Better to use ac couple between two stages. If using active current load, what do we need?

OR, ...

Do you have a better idea?

#### Common-Mode FeedBack





- Common-mode feedback (CMFB) loop is a feedback control to suppress the output stage p/n current mismatch
- Vout,p = Vocm+ΔVo/2; Vout,n = Vocm-ΔVo/2
- Only common-mode term (Vocm) is processed for better operating points
- The root cause is the output nodes are high impedance
- Even a small current mismatch can cause a large DC shift
- For example,  $\Delta I=1$ uA, Rout=1Mohm => IR drop is 1V!!